1269
Comment:
|
2434
|
Deletions are marked like this. | Additions are marked like this. |
Line 1: | Line 1: |
* AdvertisedWindow | * AddressingModes * AmdahlsLaw |
Line 5: | Line 6: |
* AverageNormalizedExecutionTime * ["Bijection"] * BooleanAlgebra * BooleanTerm * BoothsAlgorithm * CaChe |
|
Line 7: | Line 14: |
* CpuTime * CyclesPerInstruction (CPI) * DataPath * ["Decidable"] and SemiDecidable * DelayBandwidthProduct * DelayedBranch |
|
Line 11: | Line 24: |
* ExecutionTime | |
Line 13: | Line 27: |
* FiveClassicPartsOfaComputer * FixedPoint * FloatingPointRepresentation (IEEE 754) |
|
Line 14: | Line 31: |
* FrameBuffer * FreeBooleanAlgebra * GeometricMean * GroundClause * GroundBooleanTerm * HammingCode * HardwareDesignPrinciples |
|
Line 20: | Line 44: |
* InstructionSetArchitecture (ISA) | |
Line 21: | Line 46: |
* LogicalMemory | |
Line 22: | Line 48: |
* ["Latency"] | |
Line 23: | Line 50: |
* LinkerSteps | |
Line 25: | Line 53: |
* MemoryStallClockCycles | |
Line 27: | Line 56: |
* MultiProtocolLabelSwitching (MPLS) | * MonotoneBooleanTerm * ObjectFile |
Line 30: | Line 60: |
* PageTable * ["Performance"] * PipeLine |
|
Line 33: | Line 66: |
* ["Processor"] or CPU * QueuingTheory * RecursivelyEnumerableSets * ["Register"] (MIPS register) * RelationallyComplete * ResponseTime |
|
Line 38: | Line 77: |
* SemiDecidable and ["Decidable"] | |
Line 39: | Line 79: |
* SlidingWindowProtocol * SpatialExtent * SpeedUp * SuperScalar |
|
Line 40: | Line 84: |
* TcpFastRetransmit * TcpFastRecovery * ThroughPut * TransmissionControlProtocol (TCP) |
|
Line 44: | Line 92: |
* VirtualMemory * WallClockTime |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (|= symbol and also
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula