Differences between revisions 68 and 109 (spanning 41 versions)
Revision 68 as of 2004-01-25 15:59:12
Size: 1790
Editor: yakko
Comment:
Revision 109 as of 2004-03-23 19:02:51
Size: 2584
Editor: yakko
Comment:
Deletions are marked like this. Additions are marked like this.
Line 1: Line 1:
   * AddressingModes
   * AmdahlsLaw
Line 4: Line 6:
   * AverageNormalizedExecutionTime
Line 7: Line 10:
   * BoothsAlgorithm
   * CaChe
   * CacheBlock
   * CacheLine
Line 9: Line 16:
   * CpuTime
   * CriticalSection
   * CyclesPerInstruction (CPI)
   * DataPath
Line 10: Line 21:
   * DelayBandwidthProduct
   * DelayedBranch
Line 12: Line 25:
   * DelayBandwidthProduct
Line 15: Line 27:
   * ExecutionTime
   * ExpectedValue
Line 17: Line 31:
   * FiveClassicPartsOfaComputer
Line 18: Line 33:
   * FloatingPointRepresentation (IEEE 754)
Line 19: Line 35:
   * FrameBuffer
Line 20: Line 37:
   * GeometricMean
Line 22: Line 40:
   * HammingCode
   * HardwareDesignPrinciples
Line 23: Line 43:
   * InformationRetrievalSystem
Line 28: Line 49:
   * InstructionSetArchitecture (ISA)
Line 29: Line 51:
   * LogicalMemory
Line 30: Line 53:
   * ["Latency"]
Line 31: Line 55:
   * LinkerSteps
Line 33: Line 58:
   * MemoryHierarchy
   * MemoryStallClockCycles
Line 35: Line 62:
   * MultiProtocolLabelSwitching (MPLS)
Line 37: Line 63:
   * ObjectFile
Line 39: Line 66:
   * PageTable
Line 40: Line 68:
   * PipeLine
Line 43: Line 72:
   * ["Processor"] or CPU
Line 44: Line 74:
   * RaceCondition
Line 45: Line 76:
   * ["Register"] (MIPS register)
Line 46: Line 78:
   * ResponseTime
Line 57: Line 89:
   * SuperScalar
Line 60: Line 93:
   * ThroughPut
Line 65: Line 99:
   * ResponseTime    * VirtualMemory
   * WallClockTime

ComputerTerms (last edited 2020-02-02 17:49:07 by scot)