|
Size: 1790
Comment:
|
Size: 3168
Comment:
|
| Deletions are marked like this. | Additions are marked like this. |
| Line 1: | Line 1: |
| * AddressingModes * AmdahlsLaw |
|
| Line 4: | Line 6: |
| * AverageNormalizedExecutionTime | |
| Line 7: | Line 10: |
| * BoothsAlgorithm * CaChe * CacheBlock * CacheCoherenceProtocols * CacheLine |
|
| Line 9: | Line 17: |
| * CpuTime * CriticalSection * ["Cryptography"] * CutFreeProof * CyclesPerInstruction (CPI) * DataPath |
|
| Line 10: | Line 24: |
| * DelayBandwidthProduct * DelayedBranch |
|
| Line 12: | Line 28: |
| * DelayBandwidthProduct | |
| Line 15: | Line 30: |
| * DynamicSetOperations * ExecutionTime * ExpectedValue * FileSystem (Free BSD) |
|
| Line 17: | Line 36: |
| * FirstOrderTheory * FiveClassicPartsOfaComputer |
|
| Line 18: | Line 39: |
| * FloatingPointRepresentation (IEEE 754) | |
| Line 19: | Line 41: |
| * FrameBuffer | |
| Line 20: | Line 43: |
| * GeometricMean * GraphTheoryPage |
|
| Line 22: | Line 47: |
| * HammingCode * HardwareDesignPrinciples |
|
| Line 23: | Line 50: |
| * InformationRetrieval | |
| Line 28: | Line 56: |
| * LogicalImplication (|= symbol and also |-) | * ["Interpolant"] * InstructionSetArchitecture (ISA) * InterfaceMessagingProcessor (IMP) * InvertedFile * LogicalImplication ([[latex2($$\models$$)]] and [[latex2($$\vdash$$)]]) * LogicalMemory (START EDITING HERE) |
| Line 30: | Line 63: |
| * ["Latency"] * LeastFixedPoint |
|
| Line 31: | Line 66: |
| * LinkerSteps | |
| Line 33: | Line 69: |
| * MemoryHierarchy * MemoryStallClockCycles |
|
| Line 35: | Line 73: |
| * MultiProtocolLabelSwitching (MPLS) | |
| Line 37: | Line 74: |
| * ObjectFile | |
| Line 39: | Line 77: |
| * PageTable | |
| Line 40: | Line 79: |
| * PipeLine * PostingsFile |
|
| Line 41: | Line 82: |
| * PresburgerArithmetic | |
| Line 43: | Line 85: |
| * ["Processor"] or CPU | |
| Line 44: | Line 87: |
| * RaceCondition | |
| Line 45: | Line 89: |
| * ["Register"] (MIPS register) | |
| Line 46: | Line 91: |
| * ResponseTime | |
| Line 52: | Line 97: |
| * SemiAlgebraicSets | |
| Line 53: | Line 99: |
| * SemiDefinite * SemiLinearSets |
|
| Line 57: | Line 105: |
| * ["Steganography"] * SuperScalar |
|
| Line 58: | Line 108: |
| * ["taxonomy"] | |
| Line 60: | Line 111: |
| * ThroughPut | |
| Line 61: | Line 113: |
| * ["taxonomy"] | * TreeStructures * TruthFunction (notation for [[latex2($\vdash$)]]) |
| Line 64: | Line 117: |
| * UninterpretedFunctions | |
| Line 65: | Line 119: |
| * ResponseTime | * VirtualMemory * WallClockTime |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
- ["Cryptography"]
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
FileSystem (Free BSD)
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
- ["Interpolant"]
LogicalImplication (latex2($$\models$$) and latex2($$\vdash$$))
LogicalMemory (START EDITING HERE)
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Steganography"]
- ["Tautology"]
- ["taxonomy"]
TruthFunction (notation for latex2($\vdash$))
- ["Undecidable"]
- ["Valid"] Logic Formula
