1790
Comment:
|
2110
|
Deletions are marked like this. | Additions are marked like this. |
Line 1: | Line 1: |
* AmdahlsLaw | |
Line 4: | Line 5: |
* AverageNormalizedExecutionTime | |
Line 9: | Line 11: |
* CpuTime * CyclesPerInstruction (CPI) |
|
Line 15: | Line 19: |
* ExecutionTime | |
Line 17: | Line 22: |
* FiveClassicPartsOfaComputer | |
Line 19: | Line 25: |
* FrameBuffer | |
Line 20: | Line 27: |
* GeometricMean | |
Line 22: | Line 30: |
* HammingCode * HardwareDesignPrinciples |
|
Line 28: | Line 38: |
* InstructionSetArchitecture (ISA) | |
Line 30: | Line 41: |
* ["Latency"] | |
Line 35: | Line 47: |
* MultiProtocolLabelSwitching (MPLS) | |
Line 43: | Line 54: |
* ["Processor"] or CPU | |
Line 46: | Line 58: |
* ResponseTime | |
Line 60: | Line 72: |
* ThroughPut | |
Line 65: | Line 78: |
* ResponseTime | * WallClockTime |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (|= symbol and also
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula