| 
  
   Size: 1836 
  
  Comment:  
 | 
  
   Size: 2965 
  
  Comment:  
 | 
| Deletions are marked like this. | Additions are marked like this. | 
| Line 1: | Line 1: | 
|    * AddressingModes * AmdahlsLaw  | 
|
| Line 4: | Line 6: | 
| * AverageNormalizedExecutionTime | |
| Line 7: | Line 10: | 
|    * BoothsAlgorithm * CaChe * CacheBlock * CacheCoherenceProtocols * CacheLine  | 
|
| Line 10: | Line 18: | 
|    * CriticalSection * CyclesPerInstruction (CPI) * DataPath  | 
|
| Line 11: | Line 22: | 
|    * DelayBandwidthProduct * DelayedBranch  | 
|
| Line 13: | Line 26: | 
| * DelayBandwidthProduct | |
| Line 16: | Line 28: | 
| * DynamicSetOperations | |
| Line 17: | Line 30: | 
|    * ExpectedValue * FileSystem (Free BSD)  | 
|
| Line 19: | Line 34: | 
|    * FirstOrderTheory * FiveClassicPartsOfaComputer  | 
|
| Line 20: | Line 37: | 
| * FloatingPointRepresentation (IEEE 754) | |
| Line 21: | Line 39: | 
| * FrameBuffer | |
| Line 22: | Line 41: | 
|    * GeometricMean * GraphTheoryPage  | 
|
| Line 24: | Line 45: | 
|    * HammingCode * HardwareDesignPrinciples  | 
|
| Line 25: | Line 48: | 
| * InformationRetrieval | |
| Line 30: | Line 54: | 
| * LogicalImplication (|= symbol and also |-) |    * InstructionSetArchitecture (ISA) * InvertedFile * LogicalImplication ([[latex2($$\models$$)]] and [[latex2($$\vdash$$)]]) * LogicalMemory (START EDITING HERE)  | 
| Line 33: | Line 60: | 
| * LeastFixedPoint | |
| Line 34: | Line 62: | 
| * LinkerSteps | |
| Line 36: | Line 65: | 
|    * MemoryHierarchy * MemoryStallClockCycles  | 
|
| Line 39: | Line 70: | 
| * ObjectFile | |
| Line 41: | Line 73: | 
| * PageTable | |
| Line 42: | Line 75: | 
|    * PipeLine * PostingsFile  | 
|
| Line 43: | Line 78: | 
| * PresburgerArithmetic | |
| Line 45: | Line 81: | 
| * ["Processor"] or CPU | |
| Line 46: | Line 83: | 
| * RaceCondition | |
| Line 47: | Line 85: | 
| * ["Register"] (MIPS register) | |
| Line 54: | Line 93: | 
| * SemiAlgebraicSets | |
| Line 55: | Line 95: | 
| * SemiLinearSets | |
| Line 59: | Line 100: | 
| * SuperScalar | |
| Line 60: | Line 102: | 
| * ["taxonomy"] | |
| Line 64: | Line 107: | 
| * ["taxonomy"] | * TreeStructures | 
| Line 67: | Line 110: | 
| * UninterpretedFunctions | |
| Line 68: | Line 112: | 
| * VirtualMemory | 
AutonomousSystem (AS)
- ["Bijection"]
 CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
 FileSystem (Free BSD)
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (latex2($$\models$$) and latex2($$\vdash$$))
LogicalMemory (START EDITING HERE)
- ["Latency"]
 MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
 OsiModel (7 layer OSI network Model)
- ["Performance"]
 ["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
 - ["Register"] (MIPS register)
 - ["Satisfiable"]
 SemiDecidable and ["Decidable"]
- ["Tautology"]
 - ["taxonomy"]
 - ["Undecidable"]
 - ["Valid"] Logic Formula
 
