|
Size: 2184
Comment:
|
Size: 2861
Comment:
|
| Deletions are marked like this. | Additions are marked like this. |
| Line 10: | Line 10: |
| * BoothsAlgorithm * CaChe * CacheBlock * CacheCoherenceProtocols * CacheLine |
|
| Line 13: | Line 18: |
| * CriticalSection | |
| Line 14: | Line 20: |
| * DataPath | |
| Line 15: | Line 22: |
| * DelayBandwidthProduct * DelayedBranch |
|
| Line 17: | Line 26: |
| * DelayBandwidthProduct | |
| Line 20: | Line 28: |
| * DynamicSetOperations | |
| Line 21: | Line 30: |
| * ExpectedValue * FileSystem (Free BSD) |
|
| Line 23: | Line 34: |
| * FirstOrderTheory | |
| Line 25: | Line 37: |
| * FloatingPointRepresentation (IEEE 754) | |
| Line 29: | Line 42: |
| * GraphTheoryPage | |
| Line 34: | Line 48: |
| * InformationRetrieval | |
| Line 40: | Line 55: |
| * InvertedFile | |
| Line 41: | Line 57: |
| * LogicalMemory | |
| Line 43: | Line 60: |
| * LeastFixedPoint | |
| Line 44: | Line 62: |
| * LinkerSteps | |
| Line 46: | Line 65: |
| * MemoryHierarchy * MemoryStallClockCycles |
|
| Line 52: | Line 73: |
| * PageTable | |
| Line 53: | Line 75: |
| * PipeLine * PostingsFile |
|
| Line 54: | Line 78: |
| * PresburgerArithmetic | |
| Line 58: | Line 83: |
| * RaceCondition | |
| Line 67: | Line 93: |
| * SemiAlgebraicSets | |
| Line 68: | Line 95: |
| * SemiLinearSets | |
| Line 72: | Line 100: |
| * SuperScalar | |
| Line 73: | Line 102: |
| * ["taxonomy"] | |
| Line 77: | Line 107: |
| * ["taxonomy"] | * TreeStructures |
| Line 81: | Line 111: |
| * VirtualMemory |
AutonomousSystem (AS)
- ["Bijection"]
CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions)
CompleteLogic What does it mean for a logic to be complete
CyclesPerInstruction (CPI)
["Decidable"] and SemiDecidable
- ["Dichotomy"]
FileSystem (Free BSD)
FloatingPointRepresentation (IEEE 754)
InternetProtocolV4 (IPv4)
InternetProtocolV6 (IPv6)
LogicalImplication (|= symbol and also
- ["Latency"]
MaximumTransmissionUnit (MTU)
- ["Model"] of a logic formula
OsiModel (7 layer OSI network Model)
- ["Performance"]
["Proposition"] or PropositionalLogic
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
SemiDecidable and ["Decidable"]
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula
