| Size: 2224 Comment:  | Size: 2434 Comment:  | 
| Deletions are marked like this. | Additions are marked like this. | 
| Line 11: | Line 11: | 
| * CaChe | |
| Line 15: | Line 16: | 
| * DataPath | |
| Line 16: | Line 18: | 
| * DelayBandwidthProduct * DelayedBranch | |
| Line 18: | Line 22: | 
| * DelayBandwidthProduct | |
| Line 26: | Line 29: | 
| * FloatingPointRepresentation (IEEE 754) | |
| Line 42: | Line 46: | 
| * LogicalMemory | |
| Line 48: | Line 53: | 
| * MemoryStallClockCycles | |
| Line 54: | Line 60: | 
| * PageTable | |
| Line 55: | Line 62: | 
| * PipeLine | |
| Line 74: | Line 82: | 
| * SuperScalar | |
| Line 83: | Line 92: | 
| * VirtualMemory | 
- AutonomousSystem (AS) 
- ["Bijection"]
- CidrVsSubnetting (CIDR, Subnetting and Class A-E Definitions) 
- CompleteLogic What does it mean for a logic to be complete 
- CyclesPerInstruction (CPI) 
- ["Decidable"] and SemiDecidable 
- ["Dichotomy"]
- FloatingPointRepresentation (IEEE 754) 
- InternetProtocolV4 (IPv4) 
- InternetProtocolV6 (IPv6) 
- LogicalImplication (|= symbol and also   
- ["Latency"]
- MaximumTransmissionUnit (MTU) 
- ["Model"] of a logic formula
- OsiModel (7 layer OSI network Model) 
- ["Performance"]
- ["Proposition"] or PropositionalLogic 
- ["Processor"] or CPU
- ["Register"] (MIPS register)
- ["Satisfiable"]
- SemiDecidable and ["Decidable"] 
- ["Tautology"]
- ["taxonomy"]
- ["Undecidable"]
- ["Valid"] Logic Formula
